## Microprocessor Control Logic

## DDCO Assignment 3

## November 8, 2017

Just as a microprocessor can be thought of as the control center of a computer, a microprocessor's control logic can be thought of as the control center of the microprocessor. The task in this assignment is to design the control logic, which is essentially a finite state machine.

The control logic is to be designed for a 16-bit microprocessor whose other parts, an ALU, register file, and PC were designed in previous assignments. For the current assignment above modules have been instantiated inside a bigger module called mproc, which represents the microprocessor. In addition to above, another module called ir which implements the instruction register is also instantiated inside mproc. Finally, also instantiated within mproc is a module called control\_logic, contents of which have to be written to complete this assignment. Modules instantiated inside mproc have been connected together as discussed in class for the microprocessor to function.

The input to the control\_logic is cur\_ins (the instruction stored in the ir) and its outputs are rd\_addr\_a, rd\_addr\_b, wr\_addr (read and write port addresses to the reg\_file), op (alu operation) pc\_inc, load\_ir and wr\_reg (to pc, ir and reg\_file respectively). The latter three signals need to come from the FSM to be implements within control\_logic, while the former signals need to be derived (in a straightforward manner) from the cur\_ins input.

Currently, the control logic needs to support no load/store or jump instructions but only arithmetic and logic instructions, each of which requires three clock cycles to execute. In the first cycle (fetch1) the instruction address is supplied to external memory. In the second clock cycle (fetch2) the instruction fetched from memory is stored in ir. In the third cycle (decode/execute), the instruction is executed by the alu and its output stored in reg\_file.

In order to do so, a memory module called ram\_128\_16 has been provided that implements 128 memory words each of 16-bit length. The memory is connected to the microprocessor in the module mproc\_mem. Interestingly enough (but not surprising if you think about it) mproc\_mem only has two inputs (clk and reset) and no outputs so when it is instantiated inside the supplied testbench tb\_mproc\_mem, there is no way to supply test vectors. So to enable testing, the first few locations of ram\_128\_16 have been initialized with a few instructions, which the microprocessor (with correct control\_logic) will start fetching and executing, enabling testing of the

implemented logic. For further testing, more instructions can be added to initial block of the ram\_128\_16 module.

Each instruction is 16-bits and has the format shown in figure 1.

| 15 |   |   |   | 11 | 10 9 | 8 6     | 5 3       | 2 0       |
|----|---|---|---|----|------|---------|-----------|-----------|
| 0  | 0 | 0 | 0 | 0  | op   | wr addr | rd addr b | rd addr a |

Figure 1: Format of arithmetic and logic instructions.

Since only the four arithmetic and logic instructions are being implemented, the registers in the register file, which are all initialized to 0, cannot be loaded with arbitrary values. So a peculiar problem arises because each above instruction will output 0 if its inputs are 0. So in order to have non zero register values (to test proper instruction execution) register 0 is initialized to 16'hffff.

## 1 Design and Simulation

Similar to previous assignments, the commands to simulate:

```
iverilog -o tb_mproc_mem lib.v pc.v alu.v reg_alu.v mproc.v mproc_mem.v tb_mproc_mem
vvp tb_mproc_mem
followed by waveform observation with the command:
gtkwave tb_mproc_mem.vcd
```